Actions

DSL's: Difference between revisions

From Modelado Foundation

imported>Dquinlan
No edit summary
imported>Dquinlan
No edit summary
Line 12: Line 12:
! style="width: 200;" | Key Optimizations performed
! style="width: 200;" | Key Optimizations performed
! style="width: 200;" | Code generation technology used
! style="width: 200;" | Code generation technology used
! style="width: 200;" | Processors/computing models targeted
! style="width: 200;" | Processors computing models targeted
! style="width: 200;" | Current status
! style="width: 200;" | Current status
! style="width: 200;" | Summary of the best results
! style="width: 200;" | Summary of the best results

Revision as of 16:02, April 29, 2014

Sonia requested that Saman Amarasinghe and Dan Quinlan initiate this page. For comments, please contact them. This page is still in development.

QUESTIONS Name of the DSL Associated X-Stack Project URL Target domain Miniapps supported Front-end technology used Internal representation used Key Optimizations performed Code generation technology used Processors computing models targeted Current status Summary of the best results
Name of the DSL
Associated X-Stack Project
URL
Target domain
Miniapps supported (EXPRESS) (TG) (DEGAS) (D-TEC) (DynAX) (X-TUNE) (GVR) (CORVETTE) N/A (PIPER)
Xstack projects involved (EXPRESS) (TG) (DEGAS) (D-TEC) (DynAX) (X-TUNE) (GVR) (CORVETTE) N/A (PIPER)
Internal representation used (EXPRESS) (TG) (DEGAS) (D-TEC) (DynAX) (X-TUNE) (GVR) (CORVETTE) N/A (PIPER)
Key Optimizations performed (EXPRESS) (TG) (DEGAS) (D-TEC) (DynAX) (X-TUNE) (GVR) (CORVETTE) N/A (PIPER)
Code generation technology used (EXPRESS) (TG) (DEGAS) (D-TEC) (DynAX) (X-TUNE) (GVR) (CORVETTE) N/A (PIPER)
Processors/computing models targeted (EXPRESS) (TG) (DEGAS) (D-TEC) (DynAX) (X-TUNE) (GVR) (CORVETTE) N/A (PIPER)
Current status (EXPRESS) (TG) (DEGAS) (D-TEC) (DynAX) (X-TUNE) (GVR) (CORVETTE) N/A (PIPER)
Summary of the best results (EXPRESS) (TG) (DEGAS) (D-TEC) (DynAX) (X-TUNE) (GVR) (CORVETTE) N/A (PIPER)